XCPU: Difference between revisions
No edit summary Tags: Manual revert Reverted |
|||
(46 intermediate revisions by the same user not shown) | |||
Line 1: | Line 1: | ||
{{Infobox Chip | {{Infobox Chip | ||
| name = XCPU | | name = XCPU | ||
| image = X02046.jpg | | image = X02046-003.jpg | ||
| image_size = 150px | | image_size = 150px | ||
| caption = | | caption = The original XCPU, [[Waternoose]] | ||
| introduced = 2005 | | introduced = Late 2005 | ||
| designedby = IBM<br>Microsoft | |||
| codename = Xenon | | codename = Xenon | ||
| type = CPU | | type = CPU | ||
| usedin = [[Xbox 360]] | | usedin = [[Original Xbox 360]] | ||
| clockspeed = 3.2GHz | | clockspeed = 3.2GHz | ||
| cache = L1: 32KB/32KB<br>L2: 1MB | | cache = L1: 32KB/32KB<br>L2: 1MB | ||
Line 13: | Line 14: | ||
| cores = 3 | | cores = 3 | ||
| threads = 6 | | threads = 6 | ||
| predecessor = [[Shiva]] | |||
| successor = [[XCGPU]] | |||
}} | }} | ||
{{See also|GPU|XCGPU}} | |||
The '''Microsoft XCPU''', | The '''Microsoft XCPU''', codename '''Xenon''', is the central processor used in the [[Xbox 360]]. It is designed to be used with the ATi [[Xenos]] graphics chip, which also functions as the northbridge and memory controller. | ||
The processor was developed by Microsoft and IBM, and the first version was codenamed [[ | The processor was developed by Microsoft and IBM, and the first version was codenamed [[Waternoose]] after the fictional character [https://en.wikipedia.org/wiki/List_of_Monsters,_Inc._characters#Henry_J._Waternoose_III Henry J. Waternoose III]. | ||
Waternoose is the first "real" CPU for the Xbox 360, replacing the earlier [[Shiva]] CPU, which was only used for early development. | |||
== Specifications == | == Specifications == | ||
{{CPU Specs}} | |||
== | === Secure ROM === | ||
All version of the XCPU contain a One-Time-Programmable (OTP) Secure ROM using [[eFUSEs]]. This ensures that it can never be modified after being written. The Secure ROM contains the [[1BL]], [[config ring]], and [[configuration fuses]]. | |||
=== | === SRAM === | ||
The cache in the XCPU is used as SRAM for the [[1BL]] and [[2BL]] bootloaders, as [[system RAM]] is not yet available. | |||
== Variants == | |||
=== | === Waternoose (90nm) === | ||
{{Main| | {{Main|Waternoose}} | ||
The initial versions of the XCPU, known as [[Waternoose]], entered production in 2005 and are used on the [[Xenon (Motherboard)|Xenon]] and [[Zephyr]] motherboards. It is notable for being quite power hungry. | |||
=== | === Loki (65nm) === | ||
{{Main| | {{Main|Loki}} | ||
In | In 2007, the XCPU was shrunk and slightly redesigned for the 65nm process. Named [[Loki]], it is used on the [[Falcon]] and [[Jasper]] motherboards. It is notable for having significantly lower power and thermal requirements. | ||
=== | === XCGPU === | ||
{{Main| | {{Main|XCGPU}} | ||
In | In 2010, the XCPU was combined with the GPU to create a system-on-a-chip, called the [[XCGPU]]. | ||
{{Motherboard Components}} | {{Motherboard Components}} | ||
[[Category:Motherboard Components]] |
Latest revision as of 16:24, 5 April 2024
Introduced | Late 2005 |
---|---|
Designed By | IBM Microsoft |
Codename | Xenon |
Type | CPU |
Used In | Original Xbox 360 |
Clock Speed | 3.2GHz |
Cache | L1: 32KB/32KB L2: 1MB |
Instruction Set | PowerPC RISC |
Cores | 3 |
Threads | 6 |
Predecessor | Shiva |
Successor | XCGPU |
The Microsoft XCPU, codename Xenon, is the central processor used in the Xbox 360. It is designed to be used with the ATi Xenos graphics chip, which also functions as the northbridge and memory controller.
The processor was developed by Microsoft and IBM, and the first version was codenamed Waternoose after the fictional character Henry J. Waternoose III.
Waternoose is the first "real" CPU for the Xbox 360, replacing the earlier Shiva CPU, which was only used for early development.
Specifications
- 3 two-way SMD-capable RISC cores clocked at 3.2GHz
- SIMD: Two VMX128 units
- 32KB L1 data cache
- 32KB L1 instruction cache
- 1MB L2 cache at 1.6 GHz with a 256-bit bus
- 21.6GB/s FSB
- 768 bits of IBM eFUSE One-Time-Program memory for fusesets
- One-Time-Programmable ROM and 64KB SRAM for the 1BL and Config Ring
- Big-endian architecture
Secure ROM
All version of the XCPU contain a One-Time-Programmable (OTP) Secure ROM using eFUSEs. This ensures that it can never be modified after being written. The Secure ROM contains the 1BL, config ring, and configuration fuses.
SRAM
The cache in the XCPU is used as SRAM for the 1BL and 2BL bootloaders, as system RAM is not yet available.
Variants
Waternoose (90nm)
The initial versions of the XCPU, known as Waternoose, entered production in 2005 and are used on the Xenon and Zephyr motherboards. It is notable for being quite power hungry.
Loki (65nm)
In 2007, the XCPU was shrunk and slightly redesigned for the 65nm process. Named Loki, it is used on the Falcon and Jasper motherboards. It is notable for having significantly lower power and thermal requirements.
XCGPU
In 2010, the XCPU was combined with the GPU to create a system-on-a-chip, called the XCGPU.