Template:CPU Specs: Difference between revisions

From XenonLibrary
Jump to navigation Jump to search
(Created page with "* 3 two-way SMD-capable RISC cores clocked at 3.2GHz * SIMD: Two VMX128 units * 32KB L1 data cache * 32KB L1 instruction cache * 1MB L2 cache at 1.6 GHz with a 256-bit bus * 21.6GB/s FSB * 768 bits of IBM eFUSE one-time-program memory * ROM and 64KB SRAM for storing the 1BL * Big-endian architecture")
 
No edit summary
 
Line 5: Line 5:
* 1MB L2 cache at 1.6 GHz with a 256-bit bus
* 1MB L2 cache at 1.6 GHz with a 256-bit bus
* 21.6GB/s [[FSB]]
* 21.6GB/s [[FSB]]
* 768 bits of IBM [[eFUSE]] one-time-program memory
* 768 bits of IBM [[eFUSE]] One-Time-Program memory for [[fusesets]]
* ROM and 64KB SRAM for storing the [[1BL]]
* One-Time-Programmable ROM and 64KB SRAM for the [[1BL]] and [[Config Ring]]
* Big-endian architecture
* Big-endian architecture

Latest revision as of 14:02, 13 January 2024

  • 3 two-way SMD-capable RISC cores clocked at 3.2GHz
  • SIMD: Two VMX128 units
  • 32KB L1 data cache
  • 32KB L1 instruction cache
  • 1MB L2 cache at 1.6 GHz with a 256-bit bus
  • 21.6GB/s FSB
  • 768 bits of IBM eFUSE One-Time-Program memory for fusesets
  • One-Time-Programmable ROM and 64KB SRAM for the 1BL and Config Ring
  • Big-endian architecture